Difference between revisions of "Memory"

From Embedded Xinu
Jump to navigation Jump to search
(→‎Kernel Segment 0: Defined KSEG0 and how Xinu uses it)
m (→‎Kernel Segments: More emphasis on mapping and caching properties)
 
(7 intermediate revisions by the same user not shown)
Line 13: Line 13:
  
 
Under normal operation, when an address in this memory range is accessed, the processor will query the memory management unit is consulted for a mapping.  In turn this will ask the translation lookaside buffer (TLB), and if no mapping is found cause a TLB load or store exception.  When this exception occurs, the operating system is consulted and should write the correct mapping to the TLB and return from the exception handler.
 
Under normal operation, when an address in this memory range is accessed, the processor will query the memory management unit is consulted for a mapping.  In turn this will ask the translation lookaside buffer (TLB), and if no mapping is found cause a TLB load or store exception.  When this exception occurs, the operating system is consulted and should write the correct mapping to the TLB and return from the exception handler.
 +
 +
It should be noted that when a TLB exception occurs in the USEG range of addresses, a special "fast" exception handler is consulted instead of the normal exception handler.  This fast handler is at most 32 instructions long and begins at <tt>0x8000 0000</tt>.
  
 
=== User Segment under Xinu ===
 
=== User Segment under Xinu ===
  
[[Embedded Xinu]] has basic memory management as of the 2.0 release (stored in the <tt>mem/</tt> directory).  During initialization, the kernel allocates some amount of memory (defined in <code>xinu.conf</code> as UHEAP_SIZE) to act as the user memory heap.  Once this memory is initialized, calls to <code>malloc</code> and <code>free</code> will use the user heap for memory allocation and automatically insert mappings into the system page table.  All mappings are 1-1 since there is no backing store for a virtual memory subsystem, though it would be possible to provide each thread with a private address space this requires lots of memory overhead.
+
[[Embedded Xinu]] has basic [[memory management]] as of the 2.0 release (stored in the <tt>mem/</tt> directory).  During initialization, the kernel allocates some amount of memory (defined in <code>xinu.conf</code> as UHEAP_SIZE) to act as the user memory heap.  Once this memory is initialized, calls to <code>malloc</code> and <code>free</code> will use the user heap for memory allocation and automatically insert mappings into the system page table.  All mappings are 1-1 since there is no backing store for a virtual memory subsystem, though it would be possible to provide each thread with a private address space this requires lots of memory overhead.
  
 
Exception code to handle TLB faults is in the <code>tlbMissHandler</code> function and simply performs a lookup of the faulting address in the system page table, checks to see if it is valid and in the correct address space, and inserts the mapping in the TLB hardware.
 
Exception code to handle TLB faults is in the <code>tlbMissHandler</code> function and simply performs a lookup of the faulting address in the system page table, checks to see if it is valid and in the correct address space, and inserts the mapping in the TLB hardware.
Line 32: Line 34:
 
=== Kernel Segment 0 ===
 
=== Kernel Segment 0 ===
  
The first kernel segment, or KSEG0, is the range of memory addresses from <tt>0x8000 0000</tt> through <tt>0x9FFF FFFF</tt>.  This memory unmapped and cached, meaning that when the processor attempts to access an address in this range it will not consult the memory manager for a mapping, but will store and modifications in the on-chip memory cache.  '''Note''' that when allocating memory for a device driver that will be using DMA, the caching effects could lead to major headaches.  If memory is being given to a hardware backend it should be mapped into the range of [[#Kernel Segment 1|KSEG1]].
+
The first kernel segment, or KSEG0, is the range of memory addresses from <tt>0x8000 0000</tt> through <tt>0x9FFF FFFF</tt>.  This memory '''unmapped''' and '''cached''', meaning that when the processor attempts to access an address in this range it will not consult the memory manager for a mapping, but will store and modifications in the on-chip memory cache.  '''Note''' that when allocating memory for a device driver that will be using DMA, the caching effects could lead to major headaches.  If memory is being given to a hardware backend it should be mapped into the range of [[#Kernel Segment 1|KSEG1]].
  
 
On many MIPS processors the first page (4096 bytes) of KSEG0 is considered to be reserved system space where small amounts of specialized code can be loaded for fast execution.  Typically, this memory is used for exception handling and the following sections are reserved for the following:
 
On many MIPS processors the first page (4096 bytes) of KSEG0 is considered to be reserved system space where small amounts of specialized code can be loaded for fast execution.  Typically, this memory is used for exception handling and the following sections are reserved for the following:
Line 44: Line 46:
 
After the reserved system page, the operating system is free to use memory however it sees fit.
 
After the reserved system page, the operating system is free to use memory however it sees fit.
  
=== KSEG0 under Xinu ===
+
==== KSEG0 under Xinu ====
  
 
[[Embedded Xinu]] uses KSEG0 extensively for kernel operations.  As the WRT54GL uses a 32-bit MIPS processor, Embedded Xinu loads a quick TLB handler into memory at <tt>0x8000 0000</tt> and a generic exception handler at <tt>0x8000 0180</tt>, both of these are limited to 32 instructions and jump to higher level C code when needed.  It is important to note that Embedded Xinu also makes use of reserved memory starting at <tt>0x8000 0200</tt> to store an array of exception handler entry points (32-bit function pointers for 32 possible exceptions) and <tt>0x8000 0280</tt> to store an array of interrupt handler entry points (32-bit function pointers for 8 possible interrupts).
 
[[Embedded Xinu]] uses KSEG0 extensively for kernel operations.  As the WRT54GL uses a 32-bit MIPS processor, Embedded Xinu loads a quick TLB handler into memory at <tt>0x8000 0000</tt> and a generic exception handler at <tt>0x8000 0180</tt>, both of these are limited to 32 instructions and jump to higher level C code when needed.  It is important to note that Embedded Xinu also makes use of reserved memory starting at <tt>0x8000 0200</tt> to store an array of exception handler entry points (32-bit function pointers for 32 possible exceptions) and <tt>0x8000 0280</tt> to store an array of interrupt handler entry points (32-bit function pointers for 8 possible interrupts).
Line 53: Line 55:
  
 
=== Kernel Segment 1 ===
 
=== Kernel Segment 1 ===
Beginning at <tt>0xA000 0000</tt> and ending at <tt>0xBFFF FFFF</tt>, kernel segment 1 is both unmapped and uncached memory.  This means that any memory references will leave the processor and travel to the memory bus to get the most up-to-date data available.  While this may be a slow process, this section of memory is important to direct memory access (DMA) devices, which may have volatile data existing in the memory system.  This can be used to access kernel memory from addresses <tt>0xA000 0000</tt> to <tt>0xA0FF FFFF</tt> but more importantly can be used to access I/O mapped devices on the system.
 
  
These devices appear to begin at <tt>0xB800 0000</tt> with the Broadcom I/O controller on IRQ 3 which holds the [[GPIO]] registers from <tt>0xB800 0060</tt> to <tt>0xB800 006F</tt> and the two [[UART]] ports from <tt>0xB800 0300</tt> to <tt><0xB800 0307/tt> and from <tt>0xB800 0400</tt> to <tt>0xB800 0407</tt>.
+
The second kernel segment, or KSEG1, is the range of memory addresses from 0xA000 0000 through 0xBFFF FFFF. This memory '''unmapped''' and '''uncached''', meaning that when the processor attempts to access an address in this range it will not consult the memory manager for a mapping and it ''will'' bypass the on-chip memory cache for memory loads and stores.
 +
 
 +
By skipping the hardware cache, KSEG1 will see slower memory accesses because it must get data directly from the RAM.  Because of this, it is not typical to use KSEG1 for normal kernel operations, rather this segment is useful for accessing memory that is mapped to some other hardware device on the platform.  These mappings will either be pre-existing, so they are out-of-range of physical memory addresses, or they will be dynamically allocated memory that will be shared between the operating system and some hardware device.
 +
 
 +
==== KSEG1 under Xinu ====
  
From there, devices are seperated by 0x1000 bytes beginning with the Broadcom Ethernet 47xx (possibly 4401) device at <tt>0xB800 1000</tt> on IRQ 4The MIPS 32 CPU on IRQ 5 is located at <tt>0xB800 2000</tt>, a Broadcom USB controller on IRQ 6 is located at <tt>0xB800 3000</tt>, a DD SDRAM Controller on IRQ 3 is found at <tt>0xB800 4000</tt>, the Broadcom Wireless LAN controller on IRQ 2 is at <tt>0xB800 5000</tt>, and finally the Broadcom 47xx Robo Switch core on IRQ 3 responds to addresses beginning with <tt>0xB800 6000</tt>.
+
Embedded Xinu uses several hardware devices that are mapped out-of-range of physical memory and some hardware devices that use dynamically allocated memory for sharingSome devices on the WRT54GL that are beyond the range of physical memory are:
  
After these devices is [[Flash driver|Flash]] memory which begins at <tt>0xBC00 0000</tt> and is 4 megabytes in size (lasting until <tt>0xBC3F FFFF</tt>).
+
* Broadcom I/O controllor registers at <tt>0xB800 0000</tt>,
 +
* [[UART]] registers at <tt>0xB800 0300</tt> and <tt>0xB800 0400</tt>,
 +
* Broadcom Ethernet 47xx registers at <tt>0xB800 1000</tt>,
 +
* Broadcom Wireless LAN controller registers at <tt>0xB800 5000</tt>,
 +
* Broadcom 47xx RoboSwitch registers at <tt>0xB800 6000</tt>, and
 +
* [[Flash memory]] (4 MB) read mapped beginning at <tt>0xBC00 0000</tt>.
 +
 
 +
Certain drivers (such as the [[Ethernet]] driver), also take advantage of shared memory between the operating system and the hardware.  This requires the use of dynamically allocated kernel memory (originating in KSEG0), that has been mapped to KSEG1 address range.  This is not problematic because both KSEG0 and KSEG1 use a 1-1 memory mapping.  With the Ethernet driver of Embedded Xinu, the shared memory that is in KSEG1 hold the DMA descriptor rings and the Ethernet packet buffers to store the packets in.
  
 
=== Kernel Segment 2 ===
 
=== Kernel Segment 2 ===
The last segment of MIPS memory is located at <tt>0xC000 0000</tt> and ends at <tt>0xFFFF FFFF</tt>, giving the kernel one gigabyte of fully mapped memory.  Similar to the user segment, the Embedded XINU team has not looked extensively into the usefulness of this segment.
 
  
== Flash Memory ==
+
The third kernel segment, or KSEG2, is the range of memory addresses from 0xC000 0000 through 0xFFFF FFFF. This memory is both '''mapped''' and '''cached''', meaning that the processor will consult the memory manager for a mapping and store memory modifications in the on-chip cache.
 +
 
 +
Like the user segment of memory any attempt to access memory in KSEG2 will result in the processor querying the memory manager and the TLB to find a mapping.  If a mapping does not exist the processor will generate a TLB load or store exception and the operating system must fill the TLB entry.  Unlike USEG, a TLB exception will not jump to the "fast" handler and instead follow the normal path for exception handling through the generic exception mechanism.
 +
 
 +
This memory segment could be useful to create the appearance of page aligned data to the underlying hardware or operating system if needed.
 +
 
 +
==== KSEG2 under Xinu ====
  
[[Image:Flash_memory.png|thumb|150px|right|Quick reference guide to Flash memory on XINU.]]
+
Embedded Xinu does not make use of any KSEG2 memory yet. However, to take advantage of the Context register of MIPS processors when a TLB exception occurs, it is possible that a mapping of the system page table to KSEG2 might exist in future versions.
Unlike other devices on the system Flash memory is fully mapped, meaning it is possible to access every location of the four megabyte range by simply dereferencing a pointer between <tt>0xBC00 0000</tt> and <tt>0xBC3F FFFF</tt>.  Within Flash memory there are a number of notable addresses:
 
* <tt>0xBC00 1000</tt>: Generic backup NVRAM variables (if proper variables become corrupt, these are the values that will replace them).
 
* <tt>0xBC00 1E00</tt>: "True" MAC address of device, this is the mac address CFE will use during the boot process.  Once the system is booted, the MAC address is not necessarily the same as the value stored here.  The value is stored in ASCII as 6 colon separated octets for a total of 17 bytes.
 
* <tt>0xBC00 1F00</tt>: CFE Boot Version variable ("v3.7")
 
* <tt>0xBC00 2000</tt>: CFE code begins
 
* <tt>0xBC03 F400</tt>: Unique device ID, this is loaded into NVRAM variables as eou_device_id
 
* <tt>0xBC03 F408</tt>: Private key for device, also loaded into NVRAM variables as eou_private_key
 
* <tt>0xBC03 F508</tt>: Public key for device, also loaded into NVRAM variables as eou_public_key
 
* <tt>0xBC04 0000</tt>: XINU code, gzipped raw binary prefixed with a TRX header containing the length and a checksum among other data.
 
* <tt>0xBC06 0000</tt>: Beginning of XINU file system
 
* <tt>0xBC3F 8000</tt>: NVRAM variables are stored here, prefix with a padded length and checksum among other data for a 20 byte header.  Each variable is stored as a name=value pair (as ASCII data) and separated by a single null character.
 
  
 
== References ==
 
== References ==
 
Sweetman, Dominic. ''See MIPS Run''. San Francisco: Morgan Kaufmann Publishers, 2007.
 
Sweetman, Dominic. ''See MIPS Run''. San Francisco: Morgan Kaufmann Publishers, 2007.

Latest revision as of 04:23, 29 July 2009

Memory on MIPS-based processors is broken into several segments, consuming the entire 32-address space. These segments are arranged as follows:

  • User Segment (USEG), 2 GB mapped and cached, addresses 0x0000 0000 through 0x7FFF FFFF
  • Kernel Segment 0 (KSEG0), 512 MB unmapped and cached, addresses 0x8000 0000 through 0x9FFF FFFF
  • Kernel Segment 1 (KSEG1), 512 MB unmapped and uncached, addresses 0xA000 0000 through 0xBFFF FFFF
  • Kernel Segment 2 (KSEG2), 1 GB mapped and cached, addresses 0xC000 0000 through 0xFFFF FFFF

Note that the WRT54GL only has 16 MB of main memory, so a 1-1 mapping is not be available above 0x..FF FFFF.

User Segment

The user segment of memory, or USEG, is the range of memory addresses from 0x0000 0000 through 0x7FFF FFFF. This memory is both mapped and cached, meaning that any attempt to access memory within this range will result in the hardware consulting the memory manager prior to access. Note that any attempted access in this range must with the CPU privilege level set to user mode (i.e. <math>Status(KSU) = 2</math>) or the processor must be in the exception state with the error level bit set (i.e. <math>Status(EXL) = 1</math>). In the latter case, all mappings turn into 1-1, so directly accessing these address is not recommended.

Under normal operation, when an address in this memory range is accessed, the processor will query the memory management unit is consulted for a mapping. In turn this will ask the translation lookaside buffer (TLB), and if no mapping is found cause a TLB load or store exception. When this exception occurs, the operating system is consulted and should write the correct mapping to the TLB and return from the exception handler.

It should be noted that when a TLB exception occurs in the USEG range of addresses, a special "fast" exception handler is consulted instead of the normal exception handler. This fast handler is at most 32 instructions long and begins at 0x8000 0000.

User Segment under Xinu

Embedded Xinu has basic memory management as of the 2.0 release (stored in the mem/ directory). During initialization, the kernel allocates some amount of memory (defined in xinu.conf as UHEAP_SIZE) to act as the user memory heap. Once this memory is initialized, calls to malloc and free will use the user heap for memory allocation and automatically insert mappings into the system page table. All mappings are 1-1 since there is no backing store for a virtual memory subsystem, though it would be possible to provide each thread with a private address space this requires lots of memory overhead.

Exception code to handle TLB faults is in the tlbMissHandler function and simply performs a lookup of the faulting address in the system page table, checks to see if it is valid and in the correct address space, and inserts the mapping in the TLB hardware.

Kernel Segments

While the first part of memory is dedicated to the user segment, the remainder is the kernel segment. Unlike the user segment, the kernel segment is sub-divided into three segments with different memory access properties. Note that these properties can be very important if you are dealing with device drivers and/or hardware that uses direct memory access (DMA) because there may be caching considerations.

In brief:

  • KSEG0 uses unmapped and cached memory accesses,
  • KSEG1 uses unmapped and uncached memory accesses, and
  • KSEG2 uses mapped and cached memory accesses.

Kernel Segment 0

The first kernel segment, or KSEG0, is the range of memory addresses from 0x8000 0000 through 0x9FFF FFFF. This memory unmapped and cached, meaning that when the processor attempts to access an address in this range it will not consult the memory manager for a mapping, but will store and modifications in the on-chip memory cache. Note that when allocating memory for a device driver that will be using DMA, the caching effects could lead to major headaches. If memory is being given to a hardware backend it should be mapped into the range of KSEG1.

On many MIPS processors the first page (4096 bytes) of KSEG0 is considered to be reserved system space where small amounts of specialized code can be loaded for fast execution. Typically, this memory is used for exception handling and the following sections are reserved for the following:

  • 0x8000 0000 (32 instructions) is for the TLB exception handler,
  • 0x8000 0080 (32 instructions) is for the 64-bit TLB exception handler, and
  • 0x8000 0180 (32 instructions) is for the generic exception handler.

Other reserved portions of this memory page remain unknown.

After the reserved system page, the operating system is free to use memory however it sees fit.

KSEG0 under Xinu

Embedded Xinu uses KSEG0 extensively for kernel operations. As the WRT54GL uses a 32-bit MIPS processor, Embedded Xinu loads a quick TLB handler into memory at 0x8000 0000 and a generic exception handler at 0x8000 0180, both of these are limited to 32 instructions and jump to higher level C code when needed. It is important to note that Embedded Xinu also makes use of reserved memory starting at 0x8000 0200 to store an array of exception handler entry points (32-bit function pointers for 32 possible exceptions) and 0x8000 0280 to store an array of interrupt handler entry points (32-bit function pointers for 8 possible interrupts).

Xinu loads the kernel entry point beginning at 0x8000 1000, and upon booting begins execution at that address. Within Embedded Xinu, the memory segments are in the following order (as defined by ld.script): text, read-only data, data, and block started by symbol (BSS, uninitialized data). The kernel allocates a small kernel stack after the BSS segment and finally initializes a dynamic memory heap for the remaining physical memory addresses.

The kernel memory allocator (memget and memfree), will allocate memory from the kernel heap as requested. Since Embedded Xinu uses a single page table, all kernel addresses will be mapped read-only in all address spaces, giving a user thread the ability to read from but not write to kernel memory.

Kernel Segment 1

The second kernel segment, or KSEG1, is the range of memory addresses from 0xA000 0000 through 0xBFFF FFFF. This memory unmapped and uncached, meaning that when the processor attempts to access an address in this range it will not consult the memory manager for a mapping and it will bypass the on-chip memory cache for memory loads and stores.

By skipping the hardware cache, KSEG1 will see slower memory accesses because it must get data directly from the RAM. Because of this, it is not typical to use KSEG1 for normal kernel operations, rather this segment is useful for accessing memory that is mapped to some other hardware device on the platform. These mappings will either be pre-existing, so they are out-of-range of physical memory addresses, or they will be dynamically allocated memory that will be shared between the operating system and some hardware device.

KSEG1 under Xinu

Embedded Xinu uses several hardware devices that are mapped out-of-range of physical memory and some hardware devices that use dynamically allocated memory for sharing. Some devices on the WRT54GL that are beyond the range of physical memory are:

  • Broadcom I/O controllor registers at 0xB800 0000,
  • UART registers at 0xB800 0300 and 0xB800 0400,
  • Broadcom Ethernet 47xx registers at 0xB800 1000,
  • Broadcom Wireless LAN controller registers at 0xB800 5000,
  • Broadcom 47xx RoboSwitch registers at 0xB800 6000, and
  • Flash memory (4 MB) read mapped beginning at 0xBC00 0000.

Certain drivers (such as the Ethernet driver), also take advantage of shared memory between the operating system and the hardware. This requires the use of dynamically allocated kernel memory (originating in KSEG0), that has been mapped to KSEG1 address range. This is not problematic because both KSEG0 and KSEG1 use a 1-1 memory mapping. With the Ethernet driver of Embedded Xinu, the shared memory that is in KSEG1 hold the DMA descriptor rings and the Ethernet packet buffers to store the packets in.

Kernel Segment 2

The third kernel segment, or KSEG2, is the range of memory addresses from 0xC000 0000 through 0xFFFF FFFF. This memory is both mapped and cached, meaning that the processor will consult the memory manager for a mapping and store memory modifications in the on-chip cache.

Like the user segment of memory any attempt to access memory in KSEG2 will result in the processor querying the memory manager and the TLB to find a mapping. If a mapping does not exist the processor will generate a TLB load or store exception and the operating system must fill the TLB entry. Unlike USEG, a TLB exception will not jump to the "fast" handler and instead follow the normal path for exception handling through the generic exception mechanism.

This memory segment could be useful to create the appearance of page aligned data to the underlying hardware or operating system if needed.

KSEG2 under Xinu

Embedded Xinu does not make use of any KSEG2 memory yet. However, to take advantage of the Context register of MIPS processors when a TLB exception occurs, it is possible that a mapping of the system page table to KSEG2 might exist in future versions.

References

Sweetman, Dominic. See MIPS Run. San Francisco: Morgan Kaufmann Publishers, 2007.